From owner-freebsd-smp Thu Nov 4 5:47:35 1999 Delivered-To: freebsd-smp@freebsd.org Received: from mel.alcatel.fr (mel.alcatel.fr [212.208.74.132]) by hub.freebsd.org (Postfix) with ESMTP id B969F1504C for ; Thu, 4 Nov 1999 05:47:30 -0800 (PST) (envelope-from thierry.herbelot@alcatel.fr) Received: from aifhs2.alcatel.fr (mailhub.alcatel.fr [155.132.180.80]) by mel.alcatel.fr (ALCANET/SMTP) with ESMTP id OAA02047; Thu, 4 Nov 1999 14:39:48 +0100 Received: from lune.telspace.alcatel.fr (lune.telspace.alcatel.fr [155.132.144.65]) by aifhs2.alcatel.fr (ALCANET/SMTP2) with ESMTP id OAA19261; Thu, 4 Nov 1999 14:44:36 +0100 (MET) Received: from telss1 (telss1.telspace.alcatel.fr [155.132.51.4]) by lune.telspace.alcatel.fr (8.9.3/8.9.3) with ESMTP id OAA02616; Thu, 4 Nov 1999 14:40:00 +0100 (MET) Received: from alcatel.fr by telss1 (8.8.8+Sun/SMI-SVR4) id OAA07064; Thu, 4 Nov 1999 14:41:45 +0100 (MET) Message-ID: <38218C67.E1B2E838@alcatel.fr> Date: Thu, 04 Nov 1999 14:38:47 +0100 From: Thierry Herbelot Reply-To: thierry.herbelot@alcatel.fr Organization: ALCATEL CIT Nanterre X-Mailer: Mozilla 4.7 [en] (WinNT; I) X-Accept-Language: en MIME-Version: 1.0 To: remy@synx.com Cc: Joachim.Strombergson@emw.ericsson.se, freebsd-smp@FreeBSD.ORG Subject: Re: Good SMP Motherboards References: <199911041204.NAA05362@gw0.boostworks.com> Content-Type: text/plain; charset=us-ascii Content-Transfer-Encoding: 7bit Sender: owner-freebsd-smp@FreeBSD.ORG Precedence: bulk X-Loop: FreeBSD.org Salut, Remy Nonnenmacher wrote: > [COUIC] > - Linear interpolation for a Celeron 500 would lead to 2.80 Mkey/s which > is nearly what gave the PIII. If this is exact, the performance/price > ratio is outstanding. This is exactly what I get with my BP6 and a pair of 333 O'Cd @ 500 MHz, happily crunching for about one month, under the then-Current (the rc5 run was at the beginning just a test to validate the cooling system of the box - I have to find time to try 550 MHz) TfH > - This is a pure core test. Do not expect same ratio on dayly > operations. > - David Malone have a really interesting graph that shows impact of > cache size and RAM speed over a core-intensive process. It can be found > at : http://www.maths.tcd.ie/~dwmalone/comp/perf.ps and shows the L1, > L2 and RAM speed and size steps. > > Speculation: > > Intel build the same core every time. If the cache runs full speed, it's > a Xeon. If only half of the cache runs at full speed, it's a PIII, if a > quarter of the cache runs at full speed it's a celeron. If the cache > runs at half speed, it's a PII. If nothing works, back to the fundry. > > Probably exagerated, but it's the basic idea. > > RN. > IeM > > To Unsubscribe: send mail to majordomo@FreeBSD.org > with "unsubscribe freebsd-smp" in the body of the message To Unsubscribe: send mail to majordomo@FreeBSD.org with "unsubscribe freebsd-smp" in the body of the message