Date: Wed, 6 Dec 2023 08:35:06 GMT From: Yuri Victorovich <yuri@FreeBSD.org> To: ports-committers@FreeBSD.org, dev-commits-ports-all@FreeBSD.org, dev-commits-ports-main@FreeBSD.org Subject: git: 124e43ea7329 - main - cad/yosys: update 0.35 =?utf-8?Q?=E2=86=92?= 0.36 Message-ID: <202312060835.3B68Z6X4031851@gitrepo.freebsd.org>
next in thread | raw e-mail | index | archive | help
The branch main has been updated by yuri: URL: https://cgit.FreeBSD.org/ports/commit/?id=124e43ea7329ab39300bfe54dae4129b5bbb6071 commit 124e43ea7329ab39300bfe54dae4129b5bbb6071 Author: Yuri Victorovich <yuri@FreeBSD.org> AuthorDate: 2023-12-06 08:30:39 +0000 Commit: Yuri Victorovich <yuri@FreeBSD.org> CommitDate: 2023-12-06 08:34:58 +0000 cad/yosys: update 0.35 → 0.36 Reported by: portscout --- cad/yosys/Makefile | 2 +- cad/yosys/distinfo | 6 +++--- cad/yosys/pkg-plist | 46 ++++++++++++++++++++++++++++++---------------- 3 files changed, 34 insertions(+), 20 deletions(-) diff --git a/cad/yosys/Makefile b/cad/yosys/Makefile index 81f4c7e7a047..dbf940630b63 100644 --- a/cad/yosys/Makefile +++ b/cad/yosys/Makefile @@ -1,6 +1,6 @@ PORTNAME= yosys DISTVERSIONPREFIX= yosys- -DISTVERSION= 0.35 +DISTVERSION= 0.36 CATEGORIES= cad MAINTAINER= yuri@FreeBSD.org diff --git a/cad/yosys/distinfo b/cad/yosys/distinfo index c252dee23603..d86ab0c48278 100644 --- a/cad/yosys/distinfo +++ b/cad/yosys/distinfo @@ -1,3 +1,3 @@ -TIMESTAMP = 1699426658 -SHA256 (YosysHQ-yosys-yosys-0.35_GH0.tar.gz) = a00643cf4cf83701bfa2b358066eb9d360393d30e8f5a8e65f619ab1fd10474a -SIZE (YosysHQ-yosys-yosys-0.35_GH0.tar.gz) = 2614018 +TIMESTAMP = 1701840331 +SHA256 (YosysHQ-yosys-yosys-0.36_GH0.tar.gz) = d69beedcb76db80681c2a0f445046311f3ba16716d5d0c3c5034dabcb6bd9b23 +SIZE (YosysHQ-yosys-yosys-0.36_GH0.tar.gz) = 2688211 diff --git a/cad/yosys/pkg-plist b/cad/yosys/pkg-plist index a6799d504555..a02f8668d6ef 100644 --- a/cad/yosys/pkg-plist +++ b/cad/yosys/pkg-plist @@ -20,6 +20,7 @@ bin/yosys-witness %%DATADIR%%/cells.lib %%DATADIR%%/cmp2lcu.v %%DATADIR%%/cmp2lut.v +%%DATADIR%%/cmp2softlogic.v %%DATADIR%%/coolrunner2/cells_counter_map.v %%DATADIR%%/coolrunner2/cells_latch.v %%DATADIR%%/coolrunner2/cells_sim.v @@ -94,12 +95,12 @@ bin/yosys-witness %%DATADIR%%/ice40/latches_map.v %%DATADIR%%/ice40/spram.txt %%DATADIR%%/ice40/spram_map.v -%%DATADIR%%/include/backends/cxxrtl/cxxrtl.h -%%DATADIR%%/include/backends/cxxrtl/cxxrtl_capi.cc -%%DATADIR%%/include/backends/cxxrtl/cxxrtl_capi.h -%%DATADIR%%/include/backends/cxxrtl/cxxrtl_vcd.h -%%DATADIR%%/include/backends/cxxrtl/cxxrtl_vcd_capi.cc -%%DATADIR%%/include/backends/cxxrtl/cxxrtl_vcd_capi.h +%%DATADIR%%/include/backends/cxxrtl/runtime/cxxrtl/capi/cxxrtl_capi.cc +%%DATADIR%%/include/backends/cxxrtl/runtime/cxxrtl/capi/cxxrtl_capi.h +%%DATADIR%%/include/backends/cxxrtl/runtime/cxxrtl/capi/cxxrtl_capi_vcd.cc +%%DATADIR%%/include/backends/cxxrtl/runtime/cxxrtl/capi/cxxrtl_capi_vcd.h +%%DATADIR%%/include/backends/cxxrtl/runtime/cxxrtl/cxxrtl.h +%%DATADIR%%/include/backends/cxxrtl/runtime/cxxrtl/cxxrtl_vcd.h %%DATADIR%%/include/backends/rtlil/rtlil_backend.h %%DATADIR%%/include/frontends/ast/ast.h %%DATADIR%%/include/frontends/ast/ast_binding.h @@ -211,16 +212,29 @@ bin/yosys-witness %%DATADIR%%/pmux2mux.v %%DATADIR%%/python3/smtio.py %%DATADIR%%/python3/ywio.py -%%DATADIR%%/quicklogic/abc9_map.v -%%DATADIR%%/quicklogic/abc9_model.v -%%DATADIR%%/quicklogic/abc9_unmap.v -%%DATADIR%%/quicklogic/cells_sim.v -%%DATADIR%%/quicklogic/lut_sim.v -%%DATADIR%%/quicklogic/pp3_cells_map.v -%%DATADIR%%/quicklogic/pp3_cells_sim.v -%%DATADIR%%/quicklogic/pp3_ffs_map.v -%%DATADIR%%/quicklogic/pp3_latches_map.v -%%DATADIR%%/quicklogic/pp3_lut_map.v +%%DATADIR%%/quicklogic/common/cells_sim.v +%%DATADIR%%/quicklogic/pp3/abc9_map.v +%%DATADIR%%/quicklogic/pp3/abc9_model.v +%%DATADIR%%/quicklogic/pp3/abc9_unmap.v +%%DATADIR%%/quicklogic/pp3/cells_map.v +%%DATADIR%%/quicklogic/pp3/cells_sim.v +%%DATADIR%%/quicklogic/pp3/ffs_map.v +%%DATADIR%%/quicklogic/pp3/latches_map.v +%%DATADIR%%/quicklogic/pp3/lut_map.v +%%DATADIR%%/quicklogic/qlf_k6n10f/TDP18K_FIFO.v +%%DATADIR%%/quicklogic/qlf_k6n10f/arith_map.v +%%DATADIR%%/quicklogic/qlf_k6n10f/bram_types_sim.v +%%DATADIR%%/quicklogic/qlf_k6n10f/brams_map.v +%%DATADIR%%/quicklogic/qlf_k6n10f/brams_sim.v +%%DATADIR%%/quicklogic/qlf_k6n10f/cells_sim.v +%%DATADIR%%/quicklogic/qlf_k6n10f/dsp_final_map.v +%%DATADIR%%/quicklogic/qlf_k6n10f/dsp_map.v +%%DATADIR%%/quicklogic/qlf_k6n10f/dsp_sim.v +%%DATADIR%%/quicklogic/qlf_k6n10f/ffs_map.v +%%DATADIR%%/quicklogic/qlf_k6n10f/libmap_brams.txt +%%DATADIR%%/quicklogic/qlf_k6n10f/libmap_brams_map.v +%%DATADIR%%/quicklogic/qlf_k6n10f/sram1024x18_mem.v +%%DATADIR%%/quicklogic/qlf_k6n10f/ufifo_ctl.v %%DATADIR%%/sf2/arith_map.v %%DATADIR%%/sf2/cells_map.v %%DATADIR%%/sf2/cells_sim.v
Want to link to this message? Use this URL: <https://mail-archive.FreeBSD.org/cgi/mid.cgi?202312060835.3B68Z6X4031851>