From owner-freebsd-pkg-fallout@freebsd.org Sat Nov 28 12:39:48 2015 Return-Path: Delivered-To: freebsd-pkg-fallout@mailman.ysv.freebsd.org Received: from mx1.freebsd.org (mx1.freebsd.org [IPv6:2001:1900:2254:206a::19:1]) by mailman.ysv.freebsd.org (Postfix) with ESMTP id 62840A3B054 for ; Sat, 28 Nov 2015 12:39:48 +0000 (UTC) (envelope-from pkg-fallout@FreeBSD.org) Received: from mailman.ysv.freebsd.org (mailman.ysv.freebsd.org [IPv6:2001:1900:2254:206a::50:5]) by mx1.freebsd.org (Postfix) with ESMTP id 4D3121312 for ; Sat, 28 Nov 2015 12:39:48 +0000 (UTC) (envelope-from pkg-fallout@FreeBSD.org) Received: by mailman.ysv.freebsd.org (Postfix) id 4A553A3B053; Sat, 28 Nov 2015 12:39:48 +0000 (UTC) Delivered-To: pkg-fallout@mailman.ysv.freebsd.org Received: from mx1.freebsd.org (mx1.freebsd.org [IPv6:2001:1900:2254:206a::19:1]) by mailman.ysv.freebsd.org (Postfix) with ESMTP id 48E2EA3B052 for ; Sat, 28 Nov 2015 12:39:48 +0000 (UTC) (envelope-from pkg-fallout@FreeBSD.org) Received: from beefy8.nyi.freebsd.org (beefy8.nyi.freebsd.org [IPv6:2610:1c1:1:6080::16:eb]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (Client did not present a certificate) by mx1.freebsd.org (Postfix) with ESMTPS id 05B541311 for ; Sat, 28 Nov 2015 12:39:47 +0000 (UTC) (envelope-from pkg-fallout@FreeBSD.org) Received: from beefy8.nyi.freebsd.org (localhost [127.0.0.1]) by beefy8.nyi.freebsd.org (8.15.2/8.15.2) with ESMTP id tASCdlhF007879 for ; Sat, 28 Nov 2015 12:39:47 GMT (envelope-from pkg-fallout@FreeBSD.org) Received: (from root@localhost) by beefy8.nyi.freebsd.org (8.15.2/8.15.2/Submit) id tASCdlYc007878; Sat, 28 Nov 2015 12:39:47 GMT (envelope-from pkg-fallout@FreeBSD.org) Date: Sat, 28 Nov 2015 12:39:47 GMT From: pkg-fallout@FreeBSD.org Message-Id: <201511281239.tASCdlYc007878@beefy8.nyi.freebsd.org> To: pkg-fallout@FreeBSD.org Subject: [package - head-armv6-default][cad/electric] Failed for electric-7.0.0_4 in build X-BeenThere: freebsd-pkg-fallout@freebsd.org X-Mailman-Version: 2.1.20 Precedence: list List-Id: Fallout logs from package building List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , X-List-Received-Date: Sat, 28 Nov 2015 12:39:48 -0000 You are receiving this mail as a port that you maintain is failing to build on the FreeBSD package build server. Please investigate the failure and submit a PR to fix build. Maintainer: ports@FreeBSD.org Last committer: mat@FreeBSD.org Ident: $FreeBSD: head/cad/electric/Makefile 386097 2015-05-11 18:34:57Z mat $ Log URL: http://beefy8.nyi.freebsd.org/data/head-armv6-default/p402431_s291353/logs/electric-7.0.0_4.log Build URL: http://beefy8.nyi.freebsd.org/build.html?mastername=head-armv6-default&build=p402431_s291353 Log: ====>> Building cad/electric build started at Sat Nov 28 12:38:43 UTC 2015 port directory: /usr/ports/cad/electric building for: FreeBSD head-armv6-default-job-23 11.0-CURRENT FreeBSD 11.0-CURRENT r291353 arm maintained by: ports@FreeBSD.org Makefile ident: $FreeBSD: head/cad/electric/Makefile 386097 2015-05-11 18:34:57Z mat $ Poudriere version: 3.1.10 Host OSVERSION: 1100085 Jail OSVERSION: 1100090 !!! Jail is newer than host. (Jail: 1100090, Host: 1100085) !!! !!! This is not supported. !!! !!! Host kernel must be same or newer than jail. !!! !!! Expect build failures. !!! ---Begin Environment--- SHELL=/bin/csh UNAME_p=armv6 UNAME_m=arm ABI_FILE=/usr/lib/crt1.o OSVERSION=1100090 UNAME_v=FreeBSD 11.0-CURRENT r291353 UNAME_r=11.0-CURRENT BLOCKSIZE=K MAIL=/var/mail/root STATUS=1 SAVED_TERM=screen QEMU_EMULATING=1 MASTERMNT=/usr/local/poudriere/data/.m/head-armv6-default/ref PATH=/sbin:/bin:/usr/sbin:/usr/bin:/usr/local/sbin:/usr/local/bin:/root/bin POUDRIERE_BUILD_TYPE=bulk PKGNAME=electric-7.0.0_4 OLDPWD=/ PWD=/usr/local/poudriere/data/.m/head-armv6-default/ref/.p/pool MASTERNAME=head-armv6-default SCRIPTPREFIX=/usr/local/share/poudriere USER=root HOME=/root POUDRIERE_VERSION=3.1.10 SCRIPTPATH=/usr/local/share/poudriere/bulk.sh LIBEXECPREFIX=/usr/local/libexec/poudriere LOCALBASE=/usr/local PACKAGE_BUILDING=yes ---End Environment--- ---Begin OPTIONS List--- ===> The following configuration options are available for electric-7.0.0_4: NLS=on: Native Language Support OPTIMIZED_CFLAGS=off: Use extra compiler optimizations T1LIB=on: Use T1lib Type1 font library ===> Use 'make config' to modify these settings ---End OPTIONS List--- --CONFIGURE_ARGS-- --x-libraries=/usr/local/lib --x-includes=/usr/local/include --prefix=/usr/local ${_LATE_CONFIGURE_ARGS} --End CONFIGURE_ARGS-- --CONFIGURE_ENV-- XDG_DATA_HOME=/wrkdirs/usr/ports/cad/electric/work XDG_CONFIG_HOME=/wrkdirs/usr/ports/cad/electric/work HOME=/wrkdirs/usr/ports/cad/electric/work TMPDIR="/tmp" SHELL=/bin/sh CONFIG_SHELL=/bin/sh CONFIG_SITE=/usr/ports/Templates/config.site lt_cv_sys_max_cmd_len=262144 --End CONFIGURE_ENV-- --MAKE_ENV-- MOTIFLIB="-L/usr/local/lib -lXm -lXp" XDG_DATA_HOME=/wrkdirs/usr/ports/cad/electric/work XDG_CONFIG_HOME=/wrkdirs/usr/ports/cad/electric/work HOME=/wrkdirs/usr/ports/cad/electric/work TMPDIR="/tmp" NO_PIE=yes SHELL=/bin/sh NO_LINT=YES PREFIX=/usr/local LOCALBASE=/usr/local LIBDIR="/usr/lib" CC="/nxb-bin/usr/bin/cc" CFLAGS="-O2 -pipe -mfloat-abi=softfp -fno-strict-aliasing" CPP="/nxb-bin/usr/bin/cpp" CPPFLAGS="" LDFLAGS="" LIBS="" CXX="/nxb-bin/usr/bin/c++" CXXFLAGS="-O2 -pipe -mfloat-abi=softfp -fno-strict-aliasing " MANPREFIX="/usr/local" BSD_INSTALL_PROGRAM="install -s -m 555" BSD_INSTALL_LIB="install -s -m 444" BSD_INSTALL_SCRIPT="install -m 555" BSD_INSTALL_DATA="install -m 0644" BSD_INSTALL_MAN="install -m 444" --End MAKE_ENV-- --PLIST_SUB-- OSREL=11.0 PREFIX=%D LOCALBASE=/usr/local RESETPREFIX=/usr/local PORTDOCS="" PORTEXAMPLES="" LIB32DIR=lib DOCSDIR="share/doc/electric" EXAMPLESDIR="share/examples/electric" DATADIR="share/electric" WWWDIR="www/electric" ETCDIR="etc/electric" --End PLIST_SUB-- --SUB_LIST-- PREFIX=/usr/local LOCALBASE=/usr/local DATADIR=/usr/local/share/electric DOCSDIR=/usr/local/share/doc/electric EXAMPLESDIR=/usr/local/share/examples/electric WWWDIR=/usr/local/www/electric ETCDIR=/usr/local/etc/electric --End SUB_LIST-- ---Begin make.conf--- CC=/nxb-bin/usr/bin/cc CPP=/nxb-bin/usr/bin/cpp CXX=/nxb-bin/usr/bin/c++ AS=/nxb-bin/usr/bin/as NM=/nxb-bin/usr/bin/nm LD=/nxb-bin/usr/bin/ld OBJCOPY=/nxb-bin/usr/bin/objcopy SIZE=/nxb-bin/usr/bin/size STRIPBIN=/nxb-bin/usr/bin/strip SED=/nxb-bin/usr/bin/sed READELF=/nxb-bin/usr/bin/readelf RANLIB=/nxb-bin/usr/bin/ranlib YACC=/nxb-bin/usr/bin/yacc NM=/nxb-bin/usr/bin/nm MAKE=/nxb-bin/usr/bin/make STRINGS=/nxb-bin/usr/bin/strings AWK=/nxb-bin/usr/bin/awk FLEX=/nxb-bin/usr/bin/flex CC=/nxb-bin/usr/bin/cc CPP=/nxb-bin/usr/bin/cpp CXX=/nxb-bin/usr/bin/c++ AS=/nxb-bin/usr/bin/as NM=/nxb-bin/usr/bin/nm LD=/nxb-bin/usr/bin/ld OBJCOPY=/nxb-bin/usr/bin/objcopy SIZE=/nxb-bin/usr/bin/size STRIPBIN=/nxb-bin/usr/bin/strip SED=/nxb-bin/usr/bin/sed READELF=/nxb-bin/usr/bin/readelf RANLIB=/nxb-bin/usr/bin/ranlib YACC=/nxb-bin/usr/bin/yacc NM=/nxb-bin/usr/bin/nm MAKE=/nxb-bin/usr/bin/make STRINGS=/nxb-bin/usr/bin/strings AWK=/nxb-bin/usr/bin/awk FLEX=/nxb-bin/usr/bin/flex CC=/nxb-bin/usr/bin/cc CPP=/nxb-bin/usr/bin/cpp CXX=/nxb-bin/usr/bin/c++ AS=/nxb-bin/usr/bin/as NM=/nxb-bin/usr/bin/nm LD=/nxb-bin/usr/bin/ld OBJCOPY=/nxb-bin/usr/bin/objcopy SIZE=/nxb-bin/usr/bin/size STRIPBIN=/nxb-bin/usr/bin/strip SED=/nxb-bin/usr/bin/sed READELF=/nxb-bin/usr/bin/readelf RANLIB=/nxb-bin/usr/bin/ranlib YACC=/nxb-bin/usr/bin/yacc NM=/nxb-bin/usr/bin/nm MAKE=/nxb-bin/usr/bin/make STRINGS=/nxb-bin/usr/bin/strings AWK=/nxb-bin/usr/bin/awk FLEX=/nxb-bin/usr/bin/flex CC=/nxb-bin/usr/bin/cc CPP=/nxb-bin/usr/bin/cpp CXX=/nxb-bin/usr/bin/c++ AS=/nxb-bin/usr/bin/as NM=/nxb-bin/usr/bin/nm LD=/nxb-bin/usr/bin/ld OBJCOPY=/nxb-bin/usr/bin/objcopy SIZE=/nxb-bin/usr/bin/size STRIPBIN=/nxb-bin/usr/bin/strip SED=/nxb-bin/usr/bin/sed READELF=/nxb-bin/usr/bin/readelf RANLIB=/nxb-bin/usr/bin/ranlib YACC=/nxb-bin/usr/bin/yacc NM=/nxb-bin/usr/bin/nm MAKE=/nxb-bin/usr/bin/make STRINGS=/nxb-bin/usr/bin/strings AWK=/nxb-bin/usr/bin/awk FLEX=/nxb-bin/usr/bin/flex CC=/nxb-bin/usr/bin/cc CPP=/nxb-bin/usr/bin/cpp CXX=/nxb-bin/usr/bin/c++ AS=/nxb-bin/usr/bin/as NM=/nxb-bin/usr/bin/nm LD=/nxb-bin/usr/bin/ld OBJCOPY=/nxb-bin/usr/bin/objcopy SIZE=/nxb-bin/usr/bin/size STRIPBIN=/nxb-bin/usr/bin/strip SED=/nxb-bin/usr/bin/sed READELF=/nxb-bin/usr/bin/readelf RANLIB=/nxb-bin/usr/bin/ranlib YACC=/nxb-bin/usr/bin/yacc NM=/nxb-bin/usr/bin/nm MAKE=/nxb-bin/usr/bin/make STRINGS=/nxb-bin/usr/bin/strings AWK=/nxb-bin/usr/bin/awk FLEX=/nxb-bin/usr/bin/flex CC=/nxb-bin/usr/bin/cc CPP=/nxb-bin/usr/bin/cpp CXX=/nxb-bin/usr/bin/c++ AS=/nxb-bin/usr/bin/as NM=/nxb-bin/usr/bin/nm LD=/nxb-bin/usr/bin/ld OBJCOPY=/nxb-bin/usr/bin/objcopy SIZE=/nxb-bin/usr/bin/size STRIPBIN=/nxb-bin/usr/bin/strip SED=/nxb-bin/usr/bin/sed READELF=/nxb-bin/usr/bin/readelf RANLIB=/nxb-bin/usr/bin/ranlib YACC=/nxb-bin/usr/bin/yacc CMPri %R6, 2, pred:14, pred:%noreg, %CPSR Bcc , pred:0, pred:%CPSR Successors according to CFG: BB#133(16) BB#128(16) BB#128: derived from LLVM BB %if.then.129.i Live Ins: %R6 %R9 %R10 Predecessors according to CFG: BB#127 CMPri %R6, 1, pred:14, pred:%noreg, %CPSR Bcc , pred:1, pred:%CPSR Successors according to CFG: BB#129(16) BB#93(16) BB#129: derived from LLVM BB %sw.bb.130.i Live Ins: %R9 %R10 Predecessors according to CFG: BB#128 %R0 = LDRi12 , 0, pred:14, pred:%noreg; mem:LD4[ConstantPool] Successors according to CFG: BB#130 BB#130: derived from LLVM BB %if.end.141.i Live Ins: %D8 %D9 %D10 %D11 %D12 %D13 %D14 %D15 %Q4 %Q5 %Q6 %Q7 %R0 %R9 %R10 %S16 %S17 %S18 %S19 %S20 %S21 %S22 %S23 %S24 %S25 %S26 %S27 %S28 %S29 %S30 %S31 %D6_D8 %D7_D9 %D8_D10 %D9_D11 %D10_D12 %D11_D13 %D12_D14 %D13_D15 %D14_D16 %D15_D17 %Q3_Q4 %Q4_Q5 %Q5_Q6 %Q6_Q7 %Q7_Q8 %Q1_Q2_Q3_Q4 %Q2_Q3_Q4_Q5 %Q3_Q4_Q5_Q6 %Q4_Q5_Q6_Q7 %Q5_Q6_Q7_Q8 %Q6_Q7_Q8_Q9 %Q7_Q8_Q9_Q10 %R0_R1 %R8_R9 %R10_R11 %D6_D7_D8 %D7_D8_D9 %D8_D9_D10 %D9_D10_D11 %D10_D11_D12 %D11_D12_D13 %D12_D13_D14 %D13_D14_D15 %D14_D15_D16 %D15_D16_D17 %D4_D6_D8 %D5_D7_D9 %D6_D8_D10 %D7_D9_D11 %D8_D10_D12 %D9_D11_D13 %D10_D12_D14 %D11_D13_D15 %D12_D14_D16 %D13_D15_D17 %D14_D16_D18 %D15_D17_D19 %D2_D4_D6_D8 %D3_D5_D7_D9 %D4_D6_D8_D10 %D5_D7_D9_D11 %D6_D8_D10_D12 %D7_D9_D11_D13 %D8_D10_D12_D14 %D9_D11_D13_D15 %D10_D12_D14_D16 %D11_D13_D15_D17 %D12_D14_D16_D18 %D13_D15_D17_D19 %D14_D16_D18_D20 %D15_D17_D19_D21 %D7_D8 %D9_D10 %D11_D12 %D13_D14 %D15_D16 %D5_D6_D7_D8 %D7_D8_D9_D10 %D9_D10_D11_D12 %D11_D12_D13_D14 %D13_D14_D15_D16 % D15_D16_D17_D18 %D8 %D9 %D10 %D11 %D12 %D13 %D14 %D15 %Q4 %Q5 %Q6 %Q7 %R0 %R9 %R10 %S16 %S17 %S18 %S19 %S20 %S21 %S22 %S23 %S24 %S25 %S26 %S27 %S28 %S29 %S30 %S31 %D6_D8 %D7_D9 %D8_D10 %D9_D11 %D10_D12 %D11_D13 %D12_D14 %D13_D15 %D14_D16 %D15_D17 %Q3_Q4 %Q4_Q5 %Q5_Q6 %Q6_Q7 %Q7_Q8 %Q1_Q2_Q3_Q4 %Q2_Q3_Q4_Q5 %Q3_Q4_Q5_Q6 %Q4_Q5_Q6_Q7 %Q5_Q6_Q7_Q8 %Q6_Q7_Q8_Q9 %Q7_Q8_Q9_Q10 %R0_R1 %R8_R9 %R10_R11 %D6_D7_D8 %D7_D8_D9 %D8_D9_D10 %D9_D10_D11 %D10_D11_D12 %D11_D12_D13 %D12_D13_D14 %D13_D14_D15 %D14_D15_D16 %D15_D16_D17 %D4_D6_D8 %D5_D7_D9 %D6_D8_D10 %D7_D9_D11 %D8_D10_D12 %D9_D11_D13 %D10_D12_D14 %D11_D13_D15 %D12_D14_D16 %D13_D15_D17 %D14_D16_D18 %D15_D17_D19 %D2_D4_D6_D8 %D3_D5_D7_D9 %D4_D6_D8_D10 %D5_D7_D9_D11 %D6_D8_D10_D12 %D7_D9_D11_D13 %D8_D10_D12_D14 %D9_D11_D13_D15 %D10_D12_D14_D16 %D11_D13_D15_D17 %D12_D14_D16_D18 %D13_D15_D17_D19 %D14_D16_D18_D20 %D15_D17_D19_D21 %D7_D8 %D9_D10 %D11_D12 %D13_D14 %D15_D16 %D5_D6_D7_D8 %D7_D8_D9_D10 %D9_D10_D11_D12 %D11_D12_D13_D14 %D13_D14_D15_D1 6 %D15_D16_D17_D18 %D8 %D9 %D10 %D11 %D12 %D! 13 %D14 %D15 %Q4 %Q5 %Q6 %Q7 %R0 %R9 %R10 %S16 %S17 %S18 %S19 %S20 %S21 %S22 %S23 %S24 %S25 %S26 %S27 %S28 %S29 %S30 %S31 %D6_D8 %D7_D9 %D8_D10 %D9_D11 %D10_D12 %D11_D13 %D12_D14 %D13_D15 %D14_D16 %D15_D17 %Q3_Q4 %Q4_Q5 %Q5_Q6 %Q6_Q7 %Q7_Q8 %Q1_Q2_Q3_Q4 %Q2_Q3_Q4_Q5 %Q3_Q4_Q5_Q6 %Q4_Q5_Q6_Q7 %Q5_Q6_Q7_Q8 %Q6_Q7_Q8_Q9 %Q7_Q8_Q9_Q10 %R0_R1 %R8_R9 %R10_R11 %D6_D7_D8 %D7_D8_D9 %D8_D9_D10 %D9_D10_D11 %D10_D11_D12 %D11_D12_D13 %D12_D13_D14 %D13_D14_D15 %D14_D15_D16 %D15_D16_D17 %D4_D6_D8 %D5_D7_D9 %D6_D8_D10 %D7_D9_D11 %D8_D10_D12 %D9_D11_D13 %D10_D12_D14 %D11_D13_D15 %D12_D14_D16 %D13_D15_D17 %D14_D16_D18 %D15_D17_D19 %D2_D4_D6_D8 %D3_D5_D7_D9 %D4_D6_D8_D10 %D5_D7_D9_D11 %D6_D8_D10_D12 %D7_D9_D11_D13 %D8_D10_D12_D14 %D9_D11_D13_D15 %D10_D12_D14_D16 %D11_D13_D15_D17 %D12_D14_D16_D18 %D13_D15_D17_D19 %D14_D16_D18_D20 %D15_D17_D19_D21 %D7_D8 %D9_D10 %D11_D12 %D13_D14 %D15_D16 %D5_D6_D7_D8 %D7_D8_D9_D10 %D9_D10_D11_D12 %D11_D12_D13_D14 %D13_D14_D15_D16 %D15_D16_D17_D18 Predecessors according to CFG: BB#129 BB#134 BB#133 %R1 = LDRi12 , 0, pred:14, pred:%noreg; mem:LD4[ConstantPool] %R2 = RSBri %R10, 0, pred:14, pred:%noreg, opt:%noreg %R3 = RSBri %R9, 0, pred:14, pred:%noreg, opt:%noreg BL_pred , pred:14, pred:%noreg, , %LR, %SP, %R0, %R1, %R2, %R3, %SP B Successors according to CFG: BB#93 BB#131: derived from LLVM BB %if.then.i.235.i Live Ins: %R4 %R5 %R6 %R7 %R8 %R9 %R10 Predecessors according to CFG: BB#123 BB#124 %R0 = MOVr %R4, pred:14, pred:%noreg, opt:%noreg BL_pred , pred:14, pred:%noreg, , %LR, %SP, %R0, %SP %R1 = LDRBi12 %R8, 0, pred:14, pred:%noreg; mem:LD1[%str.addr.0.i.232.i] Successors according to CFG: BB#132 BB#132: derived from LLVM BB %if.end.i.238.i Live Ins: %R1 %R4 %R5 %R6 %R7 %R8 %R9 %R10 Predecessors according to CFG: BB#125 BB#131 %R0 = MOVr %R5, pred:14, pred:%noreg, opt:%noreg BL_pred , pred:14, pred:%noreg, , %LR, %SP, %R0, %R1, %SP %R8 = ADDri %R8, 1, pred:14, pred:%noreg, opt:%noreg B Successors according to CFG: BB#123 BB#133: derived from LLVM BB %sw.bb.133.i Live Ins: %R9 %R10 Predecessors according to CFG: BB#127 %R0 = LDRi12 , 0, pred:14, pred:%noreg; mem:LD4[ConstantPool] B Successors according to CFG: BB#130 BB#134: derived from LLVM BB %sw.bb.136.i Live Ins: %R9 %R10 Predecessors according to CFG: BB#126 %R0 = LDRi12 , 0, pred:14, pred:%noreg; mem:LD4[ConstantPool] B Successors according to CFG: BB#130 BB#135: derived from LLVM BB %if.end.141.critedge.i Live Ins: %R2 %R7 %R8 %R9 %R10 Predecessors according to CFG: BB#107 %R0 = LDRi12 , 0, pred:14, pred:%noreg; mem:LD4[ConstantPool] %R1 = LDRi12 , 0, pred:14, pred:%noreg; mem:LD4[ConstantPool] %R3 = ADDrr %R2, %R9, pred:14, pred:%noreg, opt:%noreg %R2 = MOVr %R10, pred:14, pred:%noreg, opt:%noreg BL_pred , pred:14, pred:%noreg, , %LR, %SP, %R0, %R1, %R2, %R3, %SP %R0 = LDRi12 , 0, pred:14, pred:%noreg; mem:LD4[ConstantPool] BL_pred , pred:14, pred:%noreg, , %LR, %SP, %R0, %SP %R4 = LDRi12 , 0, pred:14, pred:%noreg; mem:LD4[ConstantPool] %R5 = LDRi12 , 0, pred:14, pred:%noreg; mem:LD4[ConstantPool] %R6 = LDRi12 %SP, 68, pred:14, pred:%noreg; mem:LD4[FixedStack10] Successors according to CFG: BB#136 BB#136: derived from LLVM BB %for.cond.i.241.i Live Ins: %R4 %R5 %R6 %R7 %R8 Predecessors according to CFG: BB#135 BB#141 %R1 = LDRBi12 %R8, 0, pred:14, pred:%noreg; mem:LD1[%str.addr.0.i.240.i] %R0 = SUBri %R1, 40, pred:14, pred:%noreg, opt:%noreg %R0 = UXTB %R0, 0, pred:14, pred:%noreg CMPri %R0, 2, pred:14, pred:%noreg, %CPSR Bcc , pred:3, pred:%CPSR Successors according to CFG: BB#140(62) BB#137(35) BB#137: derived from LLVM BB %for.cond.i.241.i Live Ins: %R1 %R4 %R5 %R6 %R7 %R8 Predecessors according to CFG: BB#136 CMPri %R1, 92, pred:14, pred:%noreg, %CPSR Bcc , pred:0, pred:%CPSR Successors according to CFG: BB#140(31) BB#138(4) BB#138: derived from LLVM BB %for.cond.i.241.i Live Ins: %R1 %R4 %R5 %R6 %R7 %R8 Predecessors according to CFG: BB#137 CMPri %R1, 0, pred:14, pred:%noreg, %CPSR Bcc , pred:1, pred:%CPSR Successors according to CFG: BB#139(4) BB#141(31) BB#139: derived from LLVM BB %io_pswritestring.exit247.i Live Ins: %R6 %R7 Predecessors according to CFG: BB#138 %R0 = LDRi12 , 0, pred:14, pred:%noreg; mem:LD4[ConstantPool] BL_pred , pred:14, pred:%noreg, , %LR, %SP, %R0, %SP %R0 = LDRi12 , 0, pred:14, pred:%noreg; mem:LD4[ConstantPool] %R1 = MOVr %R6, pred:14, pred:%noreg, opt:%noreg %R2 = MOVr %R7, pred:14, pred:%noreg, opt:%noreg BL_pred , pred:14, pred:%noreg, , %LR, %SP, %R0, %R1, %R2, %SP B Successors according to CFG: BB#93 BB#140: derived from LLVM BB %if.then.i.243.i Live Ins: %R4 %R5 %R6 %R7 %R8 Predecessors according to CFG: BB#136 BB#137 %R0 = MOVr %R4, pred:14, pred:%noreg, opt:%noreg BL_pred , pred:14, pred:%noreg, , %LR, %SP, %R0, %SP %R1 = LDRBi12 %R8, 0, pred:14, pred:%noreg; mem:LD1[%str.addr.0.i.240.i] Successors according to CFG: BB#141 BB#141: derived from LLVM BB %if.end.i.246.i Live Ins: %R1 %R4 %R5 %R6 %R7 %R8 Predecessors according to CFG: BB#138 BB#140 %R0 = MOVr %R5, pred:14, pred:%noreg, opt:%noreg BL_pred , pred:14, pred:%noreg, , %LR, %SP, %R0, %R1, %SP %R8 = ADDri %R8, 1, pred:14, pred:%noreg, opt:%noreg B Successors according to CFG: BB#136 BB#142: derived from LLVM BB %if.then.119 Predecessors according to CFG: BB#44 %R3 = LDRi12 %SP, 112, pred:14, pred:%noreg; mem:LD4[%yh] %R1 = LDRi12 %SP, 116, pred:14, pred:%noreg; mem:LD4[%yl] %R0 = LDRi12 %SP, 124, pred:14, pred:%noreg; mem:LD4[%xl] %R4 = MOVi 0, pred:14, pred:%noreg, opt:%noreg STRi12 %R4, %SP, 0, pred:14, pred:%noreg; mem:ST4[Stack] %R2 = MOVr %R0, pred:14, pred:%noreg, opt:%noreg BL_pred , pred:14, pred:%noreg, , %LR, %SP, %R0, %R1, %R2, %R3, %SP %R2 = LDRi12 %SP, 120, pred:14, pred:%noreg; mem:LD4[%xh] %R1 = LDRi12 %SP, 112, pred:14, pred:%noreg; mem:LD4[%yh] %R0 = LDRi12 %SP, 124, pred:14, pred:%noreg; mem:LD4[%xl] STRi12 %R4, %SP, 0, pred:14, pred:%noreg; mem:ST4[Stack] %R3 = MOVr %R1, pred:14, pred:%noreg, opt:%noreg BL_pred , pred:14, pred:%noreg, , %LR, %SP, %R0, %R1, %R2, %R3, %SP %R3 = LDRi12 %SP, 116, pred:14, pred:%noreg; mem:LD4[%yl] %R1 = LDRi12 %SP, 112, pred:14, pred:%noreg; mem:LD4[%yh] %R0 = LDRi12 %SP, 120, pred:14, pred:%noreg; mem:LD4[%xh] STRi12 %R4, %SP, 0, pred:14, pred:%noreg; mem:ST4[Stack] %R2 = MOVr %R0, pred:14, pred:%noreg, opt:%noreg BL_pred , pred:14, pred:%noreg, , %LR, %SP, %R0, %R1, %R2, %R3, %SP %R2 = LDRi12 %SP, 124, pred:14, pred:%noreg; mem:LD4[%xl] %R1 = LDRi12 %SP, 116, pred:14, pred:%noreg; mem:LD4[%yl] %R0 = LDRi12 %SP, 120, pred:14, pred:%noreg; mem:LD4[%xh] STRi12 %R4, %SP, 0, pred:14, pred:%noreg; mem:ST4[Stack] %R3 = MOVr %R1, pred:14, pred:%noreg, opt:%noreg B Successors according to CFG: BB#145 BB#143: derived from LLVM BB %for.inc.i Live Ins: %R0 %R2 %R3 %R4 %R5 %R6 %R7 %R8 %R9 Predecessors according to CFG: BB#61 BB#62 %R0 = ADDri %R0, 1, pred:14, pred:%noreg, opt:%noreg B Successors according to CFG: BB#61 BB#144: derived from LLVM BB %if.then.36.i Live Ins: %R4 %R5 %R6 %R7 %R8 %R9 Predecessors according to CFG: BB#73 %R0 = MOVr %R6, pred:14, pred:%noreg, opt:%noreg %R1 = MOVi 45, pred:14, pred:%noreg, opt:%noreg B Successors according to CFG: BB#76 # End machine code for function _ZL9io_pspolyP8IpolygonP11Iwindowpart. *** Bad machine code: Using an undefined physical register *** - function: _ZL9io_pspolyP8IpolygonP11Iwindowpart - basic block: BB#38 if.end.82 (0x8039c99a0) - instruction: STMIA- operand 5: %R6 fatal error: error in backend: Found 1 machine code errors. c++: error: clang frontend command failed with exit code 70 (use -v to see invocation) FreeBSD clang version 3.7.0 (tags/RELEASE_370/final 246257) 20150906 Target: armv6--freebsd11.0-gnueabi Thread model: posix c++: note: diagnostic msg: PLEASE submit a bug report to https://bugs.freebsd.org/submit/ and include the crash backtrace, preprocessed source, and associated run script. c++: note: diagnostic msg: ******************** PLEASE ATTACH THE FOLLOWING FILES TO THE BUG REPORT: Preprocessed source(s) and associated run script(s) are located at: c++: note: diagnostic msg: /tmp/iopsout-ac3cbb.cpp c++: note: diagnostic msg: /tmp/iopsout-ac3cbb.sh c++: note: diagnostic msg: ******************** *** Error code 70 Stop. make[1]: stopped in /wrkdirs/usr/ports/cad/electric/work/electric-7.00 *** Error code 1 Stop. make: stopped in /usr/ports/cad/electric